Hardware support to minimize the end-to-end delay in ethernet-based ring networks

dc.creatorTomás Perpetuo Corrêa
dc.creatorLuis Almeida
dc.date.accessioned2025-05-15T13:58:01Z
dc.date.accessioned2025-09-08T23:14:25Z
dc.date.available2025-05-15T13:58:01Z
dc.date.issued2019
dc.identifier.doihttps://doi.org/10.3390/electronics8101097
dc.identifier.issn2079-9292
dc.identifier.urihttps://hdl.handle.net/1843/82298
dc.languageeng
dc.publisherUniversidade Federal de Minas Gerais
dc.relation.ispartofElectronics
dc.rightsAcesso Aberto
dc.subjectEthernet (Sistema de rede local de computação)
dc.subject.otherEnd-to-end delay
dc.subject.otherEthernet
dc.subject.otherHardware accelerator
dc.titleHardware support to minimize the end-to-end delay in ethernet-based ring networks
dc.typeArtigo de periódico
local.citation.issue10
local.citation.spage1097
local.citation.volume8
local.description.resumoEthernet is a popular networking technology in factory automation and industrial embedded systems, frequently using a ring topology for improved fault-tolerance. As many applications demand ever shorter cycle times and a higher number of nodes, the popular ring endure to remain as a valid topology. In this work, we discuss the factors that determine the ring network delay and show how they affect the network cycle time. Since increasing the link capacity has limited reach, we explore a time-triggered protocol that brings the nodes forwarding delay near to the physical layer delay. Additionally, we propose hardware accelerators based on FPGA technology that minimise the packet reception delay from physical reception to delivery to an application handler, preserving Ethernet layers and being compatible with its standard. This paper explains the accelerators concept and implementation, presents measurements using standard Media Access Control implementations, and shows the solution effectiveness with experimental results. We achieved a delay, from physical reception to the triggering of a user-level handler, of 1.1 µs independent of the packet length.
local.publisher.countryBrasil
local.publisher.departmentENG - DEPARTAMENTO DE ENGENHARIA ELETRÔNICA
local.publisher.initialsUFMG
local.url.externahttps://www.mdpi.com/2079-9292/8/10/1097

Arquivos

Pacote original

Agora exibindo 1 - 1 de 1
Carregando...
Imagem de Miniatura
Nome:
Hardware support to minimize the end-to-end delay in ethernet-based ring networks.pdf
Tamanho:
7.86 MB
Formato:
Adobe Portable Document Format

Licença do pacote

Agora exibindo 1 - 1 de 1
Carregando...
Imagem de Miniatura
Nome:
License.txt
Tamanho:
1.99 KB
Formato:
Plain Text
Descrição: